Assignment 1 – ALU Design

| <b>Student Name:</b>      | Aaron Dinesh      |
|---------------------------|-------------------|
| <b>Student ID Number:</b> | 20332661          |
| <b>Board Number</b>       | 8                 |
| <b>Assessment Title:</b>  | Assignment 1      |
| Lecturer (s):             | Shreejith Shanker |
| <b>Date Submitted</b>     | 18/03/23          |

I hereby declare that this assessment submission is entirely my own work and that it has not been submitted as an exercise for a degree at this or any other university.

I hereby declare that I have not shared any part of this submission with any other student or person.

I have read and I understand the plagiarism provisions in the General Regulations of the University Calendar for the current year, found at: <a href="http://www.tcd.ie/calendar">http://www.tcd.ie/calendar</a>

I have also completed the Online Tutorial on avoiding plagiarism 'Ready, Steady, Write', located at <a href="http://tcd-ie.libguides.com/plagiarism/ready-steady-write">http://tcd-ie.libguides.com/plagiarism/ready-steady-write</a>

I am aware that the module coordinator reserves the right to submit my exam to Turnitin and may follow up with further actions if required should I be found to have breached College policy on plagiarism.

Signed:

Date: 18/03/23

## Introduction

The assignment required us to implement a 6-bit ALU using the 6-bit Carry Ripple Adder (CRA) from lab C, the 8-bit greater than or equal to (GTHE) module from lab B and the XNOR module from lab A. The top level ALU module could not have any logical gates in it, but only instantiations of the modules mentioned above. The ALU needed to perform different tasks based on the value of then "fxn" input, these are summarized in the table below.

| Fxn | X[5:0]             |
|-----|--------------------|
| 000 | A                  |
| 001 | В                  |
| 010 | -A                 |
| 011 | -В                 |
| 100 | A <b< th=""></b<>  |
| 101 | A XNOR B (Bitwise) |
| 110 | A+B                |
| 111 | A-B                |

## Modules

As stated, before only modules designed in previous labs could be used in this assignment. However, some minimal modifications needed to be made to the files in order for them to work. For example, the GTHE module was designed without 2s compliment numbers in mind. So, in order for it to work as a 2s compliment less than module, I needed to implement some logic to check if the numbers were negative and then in response either return the result of the greater than module or return the logical not of the result. A wrapper module also needed to be created for the XNOR module from the first lab, since that was a 1-bit XNOR module and the ALU required it to be a 6-bit bitwise XNOR. Aside from these changes, nothing else about the modules were changed. The 6-bit CRA module was used as is, without any changes. For the modules I decided to use registers for the top-level ALU module, as this allowed me to use always blocks and if statements to switch the inputs A and B into the input registers for the various modules based on what the values for the fxn input was. This simplifies the coding for the top-level module while also allowing the module to be scalable to any length input. However, an argument could be made this this would not be the most energy efficient design, as there needs to be N-bit input and output register for each module.

# Module Hierarchy

The top-level module was the ALU\_design module, this was the file that instantiated the ALU module and defined the input switches and the output LEDs so that the Basys3 board could be used to interact with the running program. A module hierarchy diagram is shown below:



All the modules used were ones that were developed in the previous lab with slight modifications so that they would work for the task at hand. Shown below is the module hierarchy shown in vivado:



Old Verilog Modules

| 2bit_GTH          | 11/02/2023 14:51 | V File | 1 KB |
|-------------------|------------------|--------|------|
| 6bit_ripple_adder | 08/03/2023 23:14 | V File | 1 KB |
| bit1_XNOR         | 11/03/2023 11:25 | V File | 1 KB |
| bit8_GEQ          | 11/03/2023 13:56 | V File | 2 KB |
| eq1               | 07/02/2023 09:05 | V File | 1 KB |
| eq2               | 07/02/2023 10:15 | V File | 1 KB |
| full_adder        | 14/02/2023 21:29 | V File | 1 KB |
|                   |                  |        |      |

New Verilog Modules

| ALU        | 11/03/2023 10:32 | V File | 2 KB |
|------------|------------------|--------|------|
| ALU_design | 09/03/2023 22:09 | V File | 1 KB |
| ALU_tb     | 13/03/2023 19:32 | V File | 3 KB |
| i bit8XNOR | 11/03/2023 11:24 | V File | 1 KB |
|            |                  |        |      |

# Testbench Used

I developed a testbench to verify that all the functions of the ALU were working as designed. For this, 14 test cases were created to test both expected cases as well as edges cases that could potentially break the module.

| A [5:0] | B [5:0] | Fxn [3:0] | Expected Out [5:0] | Function                                                             |
|---------|---------|-----------|--------------------|----------------------------------------------------------------------|
| 001000  | 000000  | 000       | 001000             | Ret A for +ve<br>A                                                   |
| 010010  | 001010  | 001       | 001010             | Ret B for +ve<br>B                                                   |
| 001010  | 001010  | 010       | 110110             | Ret -A for +ve<br>A                                                  |
| 001010  | 001110  | 011       | 110010             | Ret -B for +ve<br>B                                                  |
| 101010  | 001010  | 010       | 010110             | Ret -A for -ve<br>A                                                  |
| 101010  | 101110  | 011       | 010010             | Ret -B for -ve<br>B                                                  |
| 000010  | 001010  | 100       | 000001             | Ret A< B for<br>+ve A and +ve<br>B with A <b< td=""></b<>            |
| 000100  | 000010  | 100       | 000000             | Ret A <b for<br="">+ve A and +ve<br/>B with A&gt;B</b>               |
| 110101  | 001001  | 100       | 000001             | Ret A <b -<br="" for="">ve A and +ve<br/>B with A<b< td=""></b<></b> |
| 001010  | 001010  | 101       | 111111             | Ret A~^B<br>(Bitwise<br>XNOR)                                        |
| 001010  | 001010  | 110       | 010100             | Ret A+B for<br>+ve A and +ve<br>B                                    |
| 001010  | 110110  | 110       | 000000             | Ret A+B for<br>+ve A and -ve<br>B                                    |
| 001010  | 001010  | 111       | 000000             | Ret A-B for<br>+ve A and +ve<br>B                                    |
| 001010  | 111011  | 111       | 001111             | Ret A-B for<br>+ve A and -ve<br>B                                    |

Testing all 32,768 possible permutations on the ALU would be unfeasible so I believe these 14 testcases showcase enough of the module to trust that all the functions are implemented properly.

# **ALU Schematic**



## Simulation Waveforms

The above test cases were simulated using the FPGA simulator in vivado with the output wave form listed below.



The waveforms are split into 3 distinct sections. A and B show the 2 input test vectors, fxn is the 3-bit number that selects what function the ALU should perform based on the table shown in the introductory section. Finally, the output of the ALU is listed as well as the expected output. The expected output was computed by hand based on the test vectors and the current ALU function selected. As evident in the screenshot all the outputs match what the expected output should be for that function, so we can conclude that the ALU is working according to the specification outlined in the assignment brief.

# **Demonstration**

In order to get the code working on the Basys3 board you need to make sure that the ALU\_desgin.v module is the top level module before you perform the synthesis. Once the board is flashed, the switches are allocated as follows. Starting from the right of the board, the first 6 switches (V17, V16, W17, W15, V15) control bits 0 to 5 of the A input. The next 6 switches (W14, W13, V2, T3, T2, R3) control bits 0 to 5 of the B input and then the next 3 switches (W2, U1, T1) control bits 0 to 3 of the fxn input. The output from the module is mapped to the first 6 LEDs starting from the right, i.e. U16, E19, U19, V19, W18, U15 are mapped to the 0-5 bits of the output respectively.

#### Conclusions

In conclusion, I believe that the above test cases accurately test the most common use cases of this module as well as any edge cases that may arise. During simulation, the board passed all the test cases, so I can confidently say that the board meets all the specifications listed in the brief.